# M3 Data Path and Control Design

## 1. Datapath components

## 1.1 Arithmetic and Logic Unit (ALU)

- CPU's data processing / execution unit
  - 3 inputs (A, B, function select)
  - 1 output (out)
- Implements fixed point operations
  - o floating point and complex number functions are performed by arithmetic co-processors
- Functions
  - Arithmetic
    - Add, Sub, Mul, Div
  - Logical
    - AND, OR, XOR, NOT
  - Data manipulation
    - Arithmetic / Logical shifts, incrementing, decrementing of operands (A, B)
- n-bit ALU is made by placing n 1-bit ALU slices in parallel, function select for each ALU is driven by the instruction being executed



## 1.2 Register File

 Collection of registers, can be read / written by specifying address, from the temporary storage in CPU

## **Building Blocks**

Multiplexer x 2

o 32:1 MUX (32 inputs, 1 output) in MIPS register file

#### Decoder

- o 5:32 decoder (5 bit input, 32 outputs) in register file
- o Only one output of a decoder is high at any given time depending on input
  - Can be used with RegWrite signal (of register file) to write to register file

#### Register



o Made up of an array of D-flipflops to hold multi-bit data such as bytes / words



Used to build datapath

## Read / Write Ports of MIPS Register File

- Register File consists of a set of registers that can be read and written by supplying a target register number
  - Implemented with a multiplexer for each read and a decoder to write and array of registers built from D-flipflops



Combining both read and write



## **Working of Register File**



- data1 and data2 goes to ALU, write data comes from ALU
- Write address comes from destination register (X31 this case)
- Decoder will enable register together with RegWrite (1 AND 1), data will then be written into register
  - Register can only be written to when it is enabled
- When the same register is read and written during the same clock cycle

- Register read happens combinational (can be read at anytime)
- Register valid during time it is read
  - Value returned is the value written in the previous clock cycle
- Write of register file happens on clock edge (sequentially)
- o Additional logic is needed to return (by reading) the value currently being written

## 2. Instructions

### 2.1 Instruction Fetch

- Instruction Memory stores instructions of programs and supply instructions when given an address
  - o Only needs read access, no read control signal needed
  - Treated as combinational logic
- PC (register) holds address of current instruction (unlearn 1106) and is written at the end of every clock cycle (next rising edge, PC is enabled at RegWrite)
  - 1. Fetch current instruction from address pointed to by PC
  - 2. Increment PC by 4 to point to next instruction 4 bytes later (each instruction is 4 bytes)



## 2.2 Datapaths / transfer

It is important to know the datapaths for each type of instruction

#### R-type

| ope | code | Rm     | shamt  | Rn     | Rd     |
|-----|------|--------|--------|--------|--------|
| 11  | bits | 5 bits | 6 bits | 5 bits | 5 bits |

#### Data Transfer

- All data values located in registers, addressing mode is Register addressing
- Instruction read from instruction memory (instruction fetch IF)
- Source registers Rn Rm read from register file and fed to ALU (instruction decode ID)
- ALU performs operation specified by opcode (execute EXE)
- Result stored in destination register Rd (write back WB)

## Datapath (refer to D-type)

## **D-type**

| opcode  | address | op2    | Rn     | Rt     |
|---------|---------|--------|--------|--------|
| 11 bits | 9 bits  | 2 bits | 5 bits | 5 bits |

#### Data Transfer

- o LDUR Rt, [Rn, #address]
  - Source register Rn read and fed to ALU with address after sign extension to 64 bits
  - ALU calculates memory address of word to be loaded (EXE)
  - Content (word size) read from memory address (MEM)
  - Content written back to register Rt (WB)
- STUR Rt, [Rn, #address]
  - Source register Rn read, fed to ALU with address after sign extension to 64 bits
  - ALU calculates memory address of data to be stored (EXE)
  - Result stored at memory address calculated in EXE

#### Datapath



## **I-type**



## Datapath



## **CB-type**

| opcode | address | Rt     |  |
|--------|---------|--------|--|
| 8 bits | 19 bits | 5 bits |  |

## Datapath



## **B-type**



- Need an extra control signal decoded from opcode
- address is manipulated before putting into PC
  - All instructions are 32 bits, this means that address is manipulated into 32 bits before passing into the PC
  - 4 most significant bits are truncated, hardware reuses 4MSB from the previous instruction because jump is limited by the number of addresses available and cannot extend into the 4MSBs
  - o 2 bits are padded to the right, increasing number of bits for address to 28
  - $\circ$  This means branch can move  $\pm 128 \mathrm{bits}$  from PC
- <a href="https://www.youtube.com/watch?v=oETOwVBzu1s">https://www.youtube.com/watch?v=oETOwVBzu1s</a>
- all branching needs to shift left twice since memory is byte addressable (4bits)

## Complete datapath combining all types



Consider a modified version of LEGv8 processor with 32 bit of data and instruction bus. Find the
maximum address of the instruction memory to which the control of execution of LEGv8 code could
be moved forward by the unconditional branch instruction of the form "B offset"

